Design and implementation of FPGA-based transmitter memory management system

Zhongjiang Yan, Bo Li, Tian Gao, Shilv Shen, Qingsong Yan

科研成果: 书/报告/会议事项章节会议稿件同行评审

1 引用 (Scopus)

摘要

FPGA is the first choice for developing the prototype system and the IP cores. Many existing network protocols are developed as IP cores, for example, the ethernet MAC open core. In this paper, an FPGA-based memory management system is proposed for the MAC protocol IP core, to facilitate the memory status acquisition and to support the functions in term of receiving packets from the upper layer, transmitting aggregated packets, and selectively re-transmitting the failed packets. The basic idea is to separate the packet management function from the packets store function of the memory system, where each buffer descriptor in the packet management block corresponds to a packet buffer in the packet store block. The design philosophy and the implementation details are presented.

源语言英语
主期刊名ISCE 2014 - 18th IEEE International Symposium on Consumer Electronics
出版商Institute of Electrical and Electronics Engineers Inc.
ISBN(印刷版)9781479945924
DOI
出版状态已出版 - 2014
活动18th IEEE International Symposium on Consumer Electronics, ISCE 2014 - Jeju, 韩国
期限: 22 6月 201425 6月 2014

出版系列

姓名Proceedings of the International Symposium on Consumer Electronics, ISCE

会议

会议18th IEEE International Symposium on Consumer Electronics, ISCE 2014
国家/地区韩国
Jeju
时期22/06/1425/06/14

指纹

探究 'Design and implementation of FPGA-based transmitter memory management system' 的科研主题。它们共同构成独一无二的指纹。

引用此