Complementary negative capacitance field-effect transistors based on vertically stacked van der Waals heterostructures

Siqing Zhang, Zheng Dong Luo, Xuetao Gan, Dawei Zhang, Qiyu Yang, Dongxin Tan, Jie Wen, Yan Liu, Genquan Han, Yue Hao

科研成果: 期刊稿件文章同行评审

5 引用 (Scopus)

摘要

Complementary field-effect transistors (CFETs) with a vertically stacked n-FET/p-FET configuration can provide a promising solution to boost area efficiency. However, the substantial power dissipation exhibited by these CFET devices poses a notable challenge to the energy efficiency. By combining a negative-capacitance field-effect transistor (NCFET) and a CFET, the problem of excessive power consumption can be solved. By using a negative-capacitance gate stack, the supply voltage (Vdd) applied to the gate of the CFET is increased, resulting in a reduction in power consumption. Here, we experimentally demonstrate a vertically integrated complementary negative capacitance field-effect transistor (NC-CFET) that combines tungsten diselenide (WSe2) p-NCFET and molybdenum disulfide (MoS2) n-NCFET. With the hexagonal boron nitride/copper indium thiophosphate CuInP2S6 (CIPS) dielectric stack, both n-type and p-type van der Waals (vdW) NCFETs exhibit sub-60 mV/decade switching characteristics. The vdW NC-CFET exhibits a voltage gain of 78.34 and a power consumption of 129.7 pW at a supply voltage of 1 V. These device characteristics demonstrate the great potential of the vdW NC-CFET for high density and low power applications.

源语言英语
文章编号093104
期刊Applied Physics Letters
124
9
DOI
出版状态已出版 - 26 2月 2024

指纹

探究 'Complementary negative capacitance field-effect transistors based on vertically stacked van der Waals heterostructures' 的科研主题。它们共同构成独一无二的指纹。

引用此