摘要
Based on the field programmable gate array (FPGA), a 2-channel uniform pulse width modulation (UPWM) controller for high performance class D audio power amplifier systems is designed and implemented. To reduce the consumption of hardware resources, half-band filters, designed as a tapped cascaded interconnection of identical sub-filters, and time division multiplexing for multiplier are employed in the configurable interpolation filter. A look-up table error correction module with low hardware requirements, taking advantage of the high open loop gain of the sigma-delta modulator, is implemented to pre-correct the UPWM nonlinear distortion in baseband. The test results indicate that the controller achieves 114 dB signal-to-noise ratio and -97 dB inter-modulation distortion.
源语言 | 英语 |
---|---|
页(从-至) | 630-636 |
页数 | 7 |
期刊 | Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics |
卷 | 36 |
期 | 4 |
DOI | |
出版状态 | 已出版 - 4月 2014 |