Design and implementation of a high performance class D power amplifier controller based on FPGA

Yang Yu Fan, Ze Qi Yu, Yong Jin Yuan, Guo Yun Lü

科研成果: 期刊稿件文章同行评审

2 引用 (Scopus)

摘要

Based on the field programmable gate array (FPGA), a 2-channel uniform pulse width modulation (UPWM) controller for high performance class D audio power amplifier systems is designed and implemented. To reduce the consumption of hardware resources, half-band filters, designed as a tapped cascaded interconnection of identical sub-filters, and time division multiplexing for multiplier are employed in the configurable interpolation filter. A look-up table error correction module with low hardware requirements, taking advantage of the high open loop gain of the sigma-delta modulator, is implemented to pre-correct the UPWM nonlinear distortion in baseband. The test results indicate that the controller achieves 114 dB signal-to-noise ratio and -97 dB inter-modulation distortion.

源语言英语
页(从-至)630-636
页数7
期刊Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics
36
4
DOI
出版状态已出版 - 4月 2014

指纹

探究 'Design and implementation of a high performance class D power amplifier controller based on FPGA' 的科研主题。它们共同构成独一无二的指纹。

引用此