A Network Analysis Modeling Method of the Power Electronic Converter for Hardware-in-the-Loop Application

Chen Liu, Hao Bai, Rui Ma, Xinyue Zhang, Franck Gechter, Fei Gao

科研成果: 期刊稿件文章同行评审

20 引用 (Scopus)

摘要

The application of field-programmable gate array (FPGA) in the hardware-in-the-loop simulation (HiLs) has enabled the time step reaching the range of hundreds of nanoseconds. However, the time performance of FPGA-based real-time simulation remains to be improved. In this article, a network analysis modeling method for FPGA-based real-time simulation of the power electronic converter is proposed. An ideal switching network unit, without requiring a large amount of memory, is used to determine the topology of the circuit and solve interface voltages/currents from the torn circuit. A parallel integration method is then implemented to obtain the status of the circuit element. At last, a diode-clamped three-level voltage source converter is used as a case study to demonstrate the effectiveness of the method. A 40-ns simulation step is finally achieved on the National Instruments (NI) FlexRIO PXIe-7975 platform. The accuracy of the proposed method is also verified against the results from MATLAB/Simulink.

源语言英语
文章编号8786161
页(从-至)650-658
页数9
期刊IEEE Transactions on Transportation Electrification
5
3
DOI
出版状态已出版 - 2019

指纹

探究 'A Network Analysis Modeling Method of the Power Electronic Converter for Hardware-in-the-Loop Application' 的科研主题。它们共同构成独一无二的指纹。

引用此