A novel CMOS active polyphase filter with wideband and low-power for GNSS receiver

Yue Yin, Yiqi Zhuang, Gang Jin, Xiaofei Qi, Xin Xiang

Research output: Contribution to journalArticlepeer-review

4 Scopus citations

Abstract

In this letter, a novel circuit architecture for active polyphase filter is proposed and analyzed. The currents produced from two sourcefollower with capacitor and common-source stage in a single-stage are used to realize high-pass and low-pass functions, respectively. Compared to other conventional active polyphase filters, the proposed polyphase filter uses a simpler structure to achieve strong image rejection in a wide band while obtaining lower power consumption, higher operating frequency and smaller chip area. In the 0.18-μm CMOS process, the proposed active polyphase filter occupies less than 0.65mm2 of chip area. From the measurements, the active polyphase filter shows an image rejection ratio of 48.5 dB at frequencies of 5.5MHz to 26.5 MHz, a voltage gain of 6.8 dB and an IIP3 of 3.8dBm at 16MHz while consuming only 3.1mA from a 1.8-V supply.

Original languageEnglish
Article number20160158
JournalIEICE Electronics Express
Volume13
Issue number7
DOIs
StatePublished - 10 Apr 2016
Externally publishedYes

Keywords

  • Active polyphase filter
  • GNSS receiver chip
  • Image rejection

Fingerprint

Dive into the research topics of 'A novel CMOS active polyphase filter with wideband and low-power for GNSS receiver'. Together they form a unique fingerprint.

Cite this